Towards a design space exploration methodology for system-on-chip
, , oraz
09 kwi 2014
O artykule
Data publikacji: 09 kwi 2014
Zakres stron: 101 - 111
DOI: https://doi.org/10.2478/cait-2014-0008
Słowa kluczowe
© by A. Chariete
This article is distributed under the terms of the Creative Commons Attribution Non-Commercial License, which permits unrestricted non-commercial use, distribution, and reproduction in any medium, provided the original work is properly cited.
This paper provides an overview of a design space exploration methodology for customizing or tuning a candidate OCI architecture, given a resources budget and independent of a particular application traffic pattern. Three main approaches are introduced. The first approach allows customizing the On- Chip Interconnect by adding strategic long-rang links, while the second consists in customizing the buffer sizes at each switch according to the traffic. The third approach uses a feedback control-based mechanism for dynamic congestion avoidance. Some results are presented to shed more light on the usefulness of these approaches for System-on-Chip design.